Äú¿ÉÒÔ¾èÖú£¬Ö§³ÖÎÒÃǵĹ«ÒæÊÂÒµ¡£

1Ôª 10Ôª 50Ôª





ÈÏÖ¤Â룺  ÑéÖ¤Âë,¿´²»Çå³þ?Çëµã»÷Ë¢ÐÂÑéÖ¤Âë ±ØÌî



  ÇóÖª ÎÄÕ ÎÄ¿â Lib ÊÓÆµ iPerson ¿Î³Ì ÈÏÖ¤ ×Éѯ ¹¤¾ß ½²×ù Model Center   Code  
»áÔ±   
   
 
     
   
 ¶©ÔÄ
  ¾èÖú
FPGA³£·¸´íÎ󼯽õ
 
  1854  次浏览      27
 2018-2-7  
 
±à¼­ÍƼö:
±¾ÎÄÀ´×ÔÓÚbbs.21ic.com£¬ÎÄÕ¶Գ£·¸µÄ´íÎó½øÐÐÁËÏêϸ½âÊÍ£¬Ï£Íû¶Ô´ó¼ÒÓаïÖú¡£

1) QuartusII¶Ô´úÂë½øÐÐʱÐò·ÂÕæÊ±³öÏÖError: Can't continue timing simulation because delay annotation information for design is missing.

Ô­Òò£ºÈç¹ûÖ»ÐèÒª½øÐй¦ÄÜ·ÂÕæ£¬²»È«±àÒëÒ²ÊÇ¿ÉÒÔ½øÐÐÏÂÈ¥µÄ£¬µ«Ê±Ðò·ÂÕæ¾Í±ØÐë½øÐÐÈ«±àÒ루¼´¹¤¾ßÀ¸ÉϵÄ×ÏɫʵÐÄÈý½Ç·ûºÅÄÇÏ¡£È«·ÂÕæ°üÀ¨ËĸöÄ£¿é£º×ÛºÏÆ÷£¨Synthesis£©¡¢µç·װÅäÆ÷£¨Fitter£©¡¢×é×°Æ÷£¨Assember£©ºÍʱÐò·ÖÎöÆ÷£¨Timing Analyzer£©£¬ÈÎÎñ´°¸ñÖлáÓгɹ¦±êÖ¾£¨¶ÔºÅ£©¡£

2) ÔÚÏÂÔØÔËÐеÄʱºò£¬³öÏÖÏÂÃæµÄ´íÎó£º

Warning: The JTAG cable you are using is not supported for Nios II systems.

You may experience intermittent JTAG communicationfailures with this cable. Please use a USB Blaster revision B.

ÔÚÔËÐÐ֮ǰÒѾ­½«.sofÎļþÏÂÔØµ½¿ª·¢°åÉÏÃæÁË£¬µ«ÊÇÒÀÈ»³öÏÖÉÏÃæµÄÎÊÌâ¡£

½â¾ö£ºÔÚÅäÖõÄʱºò£¬ÔÚrunÖ®ºó£¬½øÐÐÅäÖã¬Ñ¡Ôñtarget connection£¬ÔÚ×îºóÒ»ÏNIOS II Terminal Communication DeviceÖУ¬ÒªÑ¡Ôñnone£¨²»ÒªÊÇJtag_uart£©Èç¹û²ÉÓÃUSB Blaster£¬¿ÉÒÔÑ¡ÔñJtag_uart¡£Ö®ºóÔÙrun¾ÍokÁË£¡

3£©Error: Can't compile duplicate declarations of entity "count3" into library "work"

´Ë´íÎóÒ»°ãÊÇÔ­ÀíͼÎļþµÄÃû×ÖºÍͼÖÐÒ»¸öÆ÷¼þµÄÃû×ÖÖØ¸´ËùÖ£¬ËùÒÔ¸ü¸ÄÔ­ÀíͼÎļþµÄÃû×Ö±£´æ¼´¿É¡£

1.Found clock-sensitive change during active clock edge at time <time> on register "<name>"

Ô­Òò:vector source fileÖÐʱÖÓÃô¸ÐÐźÅ(Èç:Êý¾Ý,ÔÊÐí¶Ë,ÇåÁã,ͬ²½¼ÓÔØµÈ)ÔÚʱÖӵıßԵͬʱ±ä»¯.¶øÊ±ÖÓÃô¸ÐÐźÅÊDz»ÄÜÔÚʱÖÓ±ßÑØ±ä»¯µÄ.Æäºó¹ûΪµ¼Ö½á¹û²»ÕýÈ·.

´ëÊ©:±à¼­vector source file

2.Verilog HDL assignment warning at <location>: truncated with size <number> to match size of target (<number>

Ô­Òò:ÔÚHDLÉè¼ÆÖжÔÄ¿±êµÄλÊý½øÐÐÁËÉ趨,Èç:reg[4:0] a;¶øÄ¬ÈÏΪ32λ, ½«Î»Êý²Ã¶¨µ½ºÏÊʵĴóС

´ëÊ©:Èç¹û½á¹ûÕýÈ·,ÎÞÐë¼ÓÒÔÐÞÕý,Èç¹û²»Ïë¿´µ½Õâ¸ö¾¯¸æ,¿ÉÒԸıäÉ趨µÄλÊý

3.All reachable assignments to data_out(10) assign '0', register removed by optimization

Ô­Òò:¾­¹ý×ÛºÏÆ÷ÓÅ»¯ºó,Êä³ö¶Ë¿ÚÒѾ­²»Æð×÷ÓÃÁË

4.Following 9 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results

Ô­Òò:ÓÐ9¸ö½ÅΪ¿Õ»ò½ÓµØ»ò½ÓÉÏÁ˵çÔ´

´ëÊ©:ÓÐʱºò¶¨ÒåÁËÊä³ö¶Ë¿Ú,µ«Êä³ö¶ËÖ±½Ó¸³¡®0¡¯,±ã»á±»½ÓµØ,¸³¡®1¡¯½ÓµçÔ´. Èç¹ûÄãµÄÉè¼ÆÖÐÕâЩ¶Ë¿Ú¾ÍÊÇÕâÑùÓõÄ,ÄDZã¿ÉÒÔ²»Àí»áÕâЩwarning

5.Found pins ing as undefined clocks and/or memory enables

Ô­Òò:ÊÇÄã×÷ΪʱÖÓµÄPINûÓÐÔ¼ÊøÐÅÏ¢.¿ÉÒÔ¶ÔÏàÓ¦µÄPIN×öÒ»ÏÂÉ趨¾ÍÐÐÁË. Ö÷ÒªÊÇÖ¸ÄãµÄijЩ¹Ü½ÅÔڵ緵±ÖÐÆðµ½ÁËʱÖӹܽŵÄ×÷ÓÃ,±ÈÈçflip-flopµÄclk ¹Ü½Å,¶ø´Ë¹Ü½ÅûÓÐʱÖÓÔ¼Êø,Òò´ËQuartusII°Ñ¡°clk¡±×÷Ϊ䶨ÒåµÄʱÖÓ.

´ëÊ©:Èç¹ûclk²»ÊÇʱÖÓ,¿ÉÒÔ¼Ó¡°not clock¡±µÄÔ¼Êø;Èç¹ûÊÇ,¿ÉÒÔÔÚclock settingµ±ÖмÓÈë;ÔÚijЩ¶ÔʱÖÓÒªÇ󲻺ܸߵÄÇé¿öÏÂ,¿ÉÒÔºöÂԴ˾¯¸æ»òÔÚÕâÀïÐÞ¸Ä:Assignments>Timing analysis settings...>Individual

clocks...>...

6.Timing characteristics of device EPM570T144C5 are preliminary

Ô­Òò:ÒòΪMAXII ÊDZÈÝ^еÄÔª¼þÔÚ QuartusII ÖеĕrÐò²¢²»ÊÇÕýʽ°æµÄ,ÒªµÈ Service Pack

´ëÊ©:Ö»Ó°Ïì Quartus µÄ Waveform

7.Warning: Clock latency analysis for PLL offsets is supported for the current device family, but is not enabled

´ëÊ©:½«settingÖеÄtiming Requirements&Option-->More Timing Setting-->setting-->Enable Clock LatencyÖеÄon¸Ä³ÉOFF

8.Found clock high time violation at 14.8 ns on register "|counter|lpm_counter:count1_rtl_0|dffs[11]"

Ô­Òò:Î¥·´ÁËsteup/holdʱ¼ä,Ó¦¸ÃÊǺó·ÂÕæ,¿´¿´²¨ÐÎÉèÖÃÊÇ·ñºÍʱÖÓÑØ·ûºÏsteup/holdʱ¼ä

´ëÊ©:ÔÚÖмä¼Ó¸ö¼Ä´æÆ÷¿ÉÄÜ¿ÉÒÔ½â¾öÎÊÌâ

9.warning: circuit may not operate.detected 46 non-operational paths clocked by clock clk44 with clock skew larger than data delay

Ô­Òò:ʱÖÓ¶¶¶¯´óÓÚÊý¾ÝÑÓʱ,µ±Ê±ÖӺܿì,¶øifµÈÀàµÄ²ã´Î¹ý¶à¾Í»á³öÏÖÕâÖÖÎÊ Ìâ,µ«Õâ¸öÎÊÌâ¶àÊÇÔÚÆ÷¼þµÄ×î¸ßƵÂÊÖвŻá³öÏÖ

´ëÊ©:setting-->timing Requirements&Options-->Default required fmax ¸ÄСһЩ,Èç¸Äµ½50MHZ

10.Design contains <number> input pin(s) that do not drive logic

Ô­Òò:ÊäÈëÒý½ÅûÓÐÇý¶¯Âß¼­(Çý¶¯ÆäËûÒý½Å),ËùÓеÄÊäÈëÒý½ÅÐèÒªÓÐÊäÈëÂß¼­

´ëÊ©:Èç¹ûÕâÖÖÇé¿öÊǹÊÒâµÄ,ÎÞÐëÀí»á,Èç¹û·Ç¹ÊÒâ,ÊäÈëÂß¼­Çý¶¯.

11.Warning:Found clock high time violation at 8.9ns on node 'TEST3.CLK'

Ô­Òò:FFÖÐÊäÈëµÄPLSµÄ±£³Öʱ¼ä¹ý¶Ì

´ëÊ©:ÔÚFFÖÐÉèÖýϸߵÄʱÖÓÆµÂÊ

12.Warning: Found 10 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew

Ô­Òò:Èç¹ûÄãÓÃµÄ CPLD Ö»ÓÐÒ»×éÈ«¾ÖʱÖÓʱ,ÓÃÈ«¾ÖʱÖÓ·ÖÆµ²úÉúµÄÁíÒ»¸öʱ ÖÓÔÚ²¼ÏßÖе±×÷ÐźŴ¦Àí,²»Äܱ£Ö¤µÍµÄʱÖÓÍáб(SKEW).»áÔì³ÉÔÚÕâ¸öʱÖÓ ÉϹ¤×÷µÄʱÐòµç·²»¿É¿¿,ÉõÖÁÿ´Î²¼Ïß²úÉúµÄÎÊÌâ¶¼²»Ò»Ñù.

´ëÊ©:Èç¹ûÓÃÓÐÁ½×éÒÔÉÏÈ«¾ÖʱÖ FPGA оƬ,¿ÉÒ԰ѵڶþ¸öÈ«¾ÖʱÖÓ×÷ΪÁí Ò»¸öʱÖÓÓÃ,¿ÉÒÔ½â¾öÕâ¸öÎÊÌâ.

13.Critical Warning: Timing requirements were not met. See Report window for details.

Ô­Òò:ʱÐòÒªÇóδÂú×ã,

´ëÊ©:Ë«»÷Compilation Report-->Time Analyzer-->ºìÉ«²¿·Ö(Èçclock setup:'clk'µÈ)-->×ó¼üµ¥»÷list path,²é¿´fmaxµÄSLACK REPORTÔÙ¸ù¾Ý Ìáʾ½â¾ö,ÓпÉÄÜÊdzÌÐòµÄËã·¨ÎÊÌâ

14.Can't achieve minimum setup and hold requirement <text> along <number> path(s). See Report window for details.

Ô­Òò:ʱÐò·ÖÎö·¢ÏÖÒ»¶¨ÊýÁ¿µÄ·¾¶Î¥±³ÁË×îСµÄ½¨Á¢ºÍ±£³Öʱ¼ä,ÓëʱÖÓÍáб ÓйØ,Ò»°ãÊÇÓÉÓÚ¶àʱÖÓÒýÆðµÄ

´ëÊ©:ÀûÓÃCompilation Report-->Time Analyzer-->ºìÉ«²¿·Ö(Èçclock hold:'clk'µÈ),ÔÚslackÖй۲ìÊÇhold timeΪ¸ºÖµ»¹ÊÇsetup time Ϊ¸ºÖµ, È»ºóÔÚ:Assignment-->Assignment Editor-->ToÖÐÔö¼ÓʱÖÓÃû(from node finder),Assignment NameÖÐÔö¼Ó ºÍ¶àʱÖÓÓйصÄMulticycle ºÍMulticycle HoldÑ¡Ïî,Èçhold timeΪ¸º,¿É ʹMulticycle holdµÄÖµ>multicycle,ÈçÉèΪ2ºÍ1.

15: Can't analyze file -- file E://quartusii/*/*.v is missing

Ô­Òò:ÊÔͼ±àÒëÒ»¸ö²»´æÔÚµÄÎļþ,¸ÃÎļþ¿ÉÄܱ»¸ÄÃû»òÕßɾ³ýÁË

´ëÊ©:²»¹ÜËû,ûʲôӰÏì

16.Warning: Can't find signal in vector source file for input pin |whole|clk10m

Ô­Òò:ÒòΪÄãµÄ²¨ÐηÂÕæÎļþ( vector source file )Öв¢Ã»ÓаÑËùÓеÄÊäÈë ÐźÅ(input pin)¼Ó½øÈ¥,¶ÔÓÚÿһ¸öÊäÈë¶¼ÐèÒªÓм¤ÀøÔ´µÄ

17.Error: Can't name logic scfifo0 of instance "inst" -- has same name as current design file

Ô­Òò:Ä£¿éµÄÃû×ÖºÍprojectµÄÃû×ÖÖØÃûÁË

´ëÊ©:°ÑÁ½¸öÃû×ÖÖ®Ò»¸ÄÒ»ÏÂ,Ò»°ã¸ÄÄ£¿éµÄÃû×Ö

18.Warning: Using design file lpm_fifo0.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project Info: Found entity 1: lpm_fifo0

Ô­Òò:Ä£¿é²»ÊÇÔÚ±¾ÏîÄ¿Éú³ÉµÄ,¶øÊÇÖ±½ÓcopyÁ˱ðµÄÏîÄ¿µÄÔ­ÀíͼºÍÔ´³ÌÐò ¶øÉú³ÉµÄ,¶ø²»ÊÇÓÃQUARTUS½«ÎļþÌí¼Ó½ø±¾ÏîÄ¿

´ëÊ©:ÎÞÐëÀí»á,²»Ó°ÏìʹÓÃ

19.Timing characteristics of device <name> are preliminary

Ô­Òò:Ŀǰ°æ±¾µÄQuartusIIÖ»¶Ô¸ÃÆ÷¼þÌṩ³õ²½µÄʱÐòÌØÕ÷·ÖÎö

´ëÊ©:Èç¹û¼á³ÖÓÃĿǰµÄÆ÷¼þ,ÎÞÐëÀí»á¸Ã¾¯¸æ.¹ØÓÚ½øÒ»²½µÄʱÐòÌØÕ÷·ÖÎö»áÔÚºóÐø°æ±¾µÄQuartusµÃµ½ÍêÉÆ.

20.Timing Analysis does not support the analysis of latches as synchronous elements for the currently selected device family

Ô­Òò:ÓÃanalyze_latches_as_synchronous_elements setting¿ÉÒÔÈà Quaruts IIÀ´·ÖÎöͬ²½Ëø´æ,µ«Ä¿Ç°µÄÆ÷¼þ²»Ö§³ÖÕâ¸öÌØÐÔ

´ëÊ©:ÎÞÐëÀí»á.ʱÐò·ÖÎö¿ÉÄܽ«Ëø´æÆ÷·ÖÎö³É»ØÂ·.µ«²¢²»Ò»¶¨·ÖÎöÕýÈ·.Æä ºó¹û¿ÉÄܻᵼÖÂÏÔʾÌáÐÑÓû§:¸Ä±äÉè¼ÆÀ´Ïû³ýËø ´æÆ÷

21.Warning:Found xx output pins without output pin load capacitance assignment

Ô­Òò:ûÓиøÊä³ö¹Ü½ÌÖ¸¶¨¸ºÔصçÈÝ

´ëÊ©:¸Ã¹¦ÄÜÓÃÓÚ¹ÀËãTCOºÍ¹¦ºÄ,¿ÉÒÔ²»Àí»á,Ò²¿ÉÒÔÔÚAssignment Editor ÖÐΪÏàÓ¦µÄÊä³ö¹Ü½ÅÖ¸¶¨¸ºÔصçÈÝ,ÒÔÏû³ý¾¯¸æ

22.Warning: Found 6 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew

Ô­Òò:ʹÓÃÁËÐв¨Ê±ÖÓ»òÃÅ¿ØÊ±ÖÓ,°Ñ´¥·¢Æ÷µÄÊä³öµ±Ê±ÖÓÓþͻᱨÐв¨Ê±ÖÓ, ½«×éºÏÂß¼­µÄÊä³öµ±Ê±ÖÓÓþͻᱨÃÅ¿ØÊ±ÖÓ

´ëÊ©:²»Òª°Ñ´¥·¢Æ÷µÄÊä³öµ±Ê±ÖÓ,²»Òª½«×éºÏÂß¼­µÄÊä³öµ±Ê±ÖÓ,Èç¹û±¾ÉíÈç ´ËÉè¼Æ,ÔòÎÞÐëÀí»á¸Ã¾¯¸æ

23.Warning (10268): Verilog HDL information at lcd7106.v(63): Always Construct contains both blocking and non-blocking assignments

Ô­Òò: Ò»¸öalwaysÄ£¿éÖÐͬʱÓÐ×èÈûºÍ·Ç×èÈûµÄ¸³Öµ

24.Warning: Can't find signal in vector source file for input pin |whole|clk10m

Ô­Òò£ºÕâ¸öʱÒòΪÄãµÄ²¨ÐηÂÕæÎļþ£¨ vector source file £©Öв¢Ã»ÓаÑËùÓеÄÊäÈëÐźÅ(input pin)¼Ó½øÈ¥£¬ ¶ÔÓÚÿһ¸öÊäÈë¶¼ÐèÒªÓм¤ÀøÔ´µÄ

25 Warning:Output pins are stuck at VCC or GND

Èç¹ûÕýÊÇÏ£ÍûijЩÊä³ö±»¹Ì¶¨ÖÃ¸ßµçÆ½»òµÍµçƽ»òÕßÎÞËùν£¬¾Í²»ÓùÜËü£¬·ñÔòÇë¼ì²é´úÂë¡£ÕâÑùµÄÊä³öÆäʵûÓÐʲôÒâÒå.

26.Warning (10208): honored full_case synthesis attribute - differences between design synthesis and simulation may occur¡£

/* synopsys full_case */;

Òâ˼¾ÍÊÇ£º¸æËߺϳÉÈí¼þÄãµÄcase¼¸ºõÊÇfull case£¬Ä㣨designer£©¿ÉÒÔ±£Ö¤Ã»ÓÐÁгöµÄcase·ÖÖ§ÊÇÓÀÔ¶Ò²²»»á·¢ÉúµÄ¡£

Ä¿µÄ£º¸æËߺϳÉÈíÌå²»ÓÃÈ¥¿¼ÂÇûÓÐÁгöµÄcase·ÖÖ§£¬±ãÓÚ»¯¼ò¡£

ÏÞÖÆ£ºµ±È»Ö»ÓÐsynopsys µÄºÏ³ÉÈíÌå¿ÉÒÔ¿´¶®ÁË£¡ËùÒÔ²»½¨ÒéÓã¬×îºÃ»¹ÊÇÓÃdefault¡£

ȱµã£ºÇ°ºó·ÂÕæ²»Ò»Ö£¬×ۺϵĽá¹ûºÍÆÚÍûµÄ²»Ò»Ö¡£

27£ºWarning: No exact pin location assignment(s) for 16 pins of 16 total pins

¶¨ÒåµÄ¹Ü½ÅûÓкÍÍⲿµÄ¹Ü½ÅÁ¬½Ó.

28£ºWarning: Ignored locations or region assignments to the following nodes

Warning: Node "78ledcom[4]" is assigned to location or region, but does not exist in design

Éè¼ÆÖÐûÌáµ½"78ledcom[4]" £¬¶ø·ÖÅäÁ˹ܽŸøËü¡£

˵Ã÷£ºÓÐʱºòÔËÐÐÁËTCL½Å±¾ÎļþºóÐèÒªÐ޸ģ¬Ð޸ĺóÓÐһЩÏÈǰ·ÖÅäµÄ¹Ü½Å²»ÐèÒªÁË£¬Èç¹ûûÓÐdelete£¬Ôò»á³öÏÖ´ËÌáʾ¡£

½â¾ö°ì·¨£ºassignments->pins£¬°Ñ²»ÓõĹܽÅɾ³ý¼´¿É£¨TCL½Å±¾ÎļþÀïµÄ¶àÓà¹Ü½Å·ÖÅäÓï¾ä×îºÃÒ²Ò»Æðdelete£©¡£

PS:µ½´ËΪֹ£¬ÓдíÎó»ò¾¯¸æÊ±°´F1²é¿´°ï×é¼´¿É¡£

   
1854 ´Îä¯ÀÀ       27
 
Ïà¹ØÎÄÕÂ

ÔÆ¼ÆËãµÄ¼Ü¹¹
¶ÔÔÆ¼ÆËã·þÎñÄ£ÐÍ
ÔÆ¼ÆËãºËÐļ¼ÊõÆÊÎö
Á˽âÔÆ¼ÆËãµÄ©¶´
 
Ïà¹ØÎĵµ

ÔÆ¼ÆËã¼ò½é
ÔÆ¼ÆËã¼ò½éÓëÔÆ°²È«
ÏÂÒ»´úÍøÂç¼ÆËã--ÔÆ¼ÆËã
ÈídzÎöÔÆ¼ÆËã
 
Ïà¹Ø¿Î³Ì

ÔÆ¼ÆËãÔ­ÀíÓëÓ¦ÓÃ
ÔÆ¼ÆËãÓ¦ÓÃÓ뿪·¢
CMMIÌåϵÓëʵ¼ù
»ùÓÚCMMI±ê×¼µÄÈí¼þÖÊÁ¿±£Ö¤